Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration

Based on the extracted resistance, inductance, capacitance, and conductance parameters, this paper introduces the distributed transmission line model of silicon-core coaxial through-silicon vias (CTSVs), in which the vertical interconnect is made of a Cu-coated silicon pole. The proposed model is va...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on components, packaging, and manufacturing technology (2011) packaging, and manufacturing technology (2011), 2018-08, Vol.8 (8), p.1336-1343
Hauptverfasser: Qian, Libo, Xia, Yinshui, He, Xitao, Qian, Kefang, Wang, Jian
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Based on the extracted resistance, inductance, capacitance, and conductance parameters, this paper introduces the distributed transmission line model of silicon-core coaxial through-silicon vias (CTSVs), in which the vertical interconnect is made of a Cu-coated silicon pole. The proposed model is validated against a commercial electromagnetic simulation tool, showing it is highly accurate up to 100 GHz. Using the proposed model, the impact of various material properties and physical parameters on the electrical performance of the silicon-core CTSVs is investigated. It is observed that the thickness of the plated Cu and isolation dielectric are two important parameters that determine the electrical performance of silicon-core CTSVs. Performance comparison shows that the proposed silicon-core CTSVs provide a comparable performance to standard Cu-based CTSVs and better performance to the conventional signal-ground TSV pairs. The results in this paper would provide some design guides for silicon-core CTSVs in 3-D integration.
ISSN:2156-3950
2156-3985
DOI:10.1109/TCPMT.2018.2854829