A 97mW 110MS/s 12b Pipeline ADC Implemented in 0.18\(\mu\)m Digital CMOS

A 12 bit Pipeline ADC fabricated in a 0.18 \(\mu\)m pure digital CMOS technology is presented. Its nominal conversion rate is 110MS/s and the nominal supply voltage is 1.8V. The effective number of bits is 10.4 when a 10MHz input signal with 2V_{P-P} signal swing is applied. The occupied silicon are...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:arXiv.org 2007-10
Hauptverfasser: Andersen, Terje N, Briskemyr, Atle, Telsto, Frode, Bjornsen, Johnny, Bonnerud, Thomas E, Hernes, Bjornar, Moldsvor, Oystein
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A 12 bit Pipeline ADC fabricated in a 0.18 \(\mu\)m pure digital CMOS technology is presented. Its nominal conversion rate is 110MS/s and the nominal supply voltage is 1.8V. The effective number of bits is 10.4 when a 10MHz input signal with 2V_{P-P} signal swing is applied. The occupied silicon area is 0.86mm^2 and the power consumption equals 97mW. A switched capacitor bias current circuit scale the bias current automatically with the conversion rate, which gives scaleable power consumption and full performance of the ADC from 20 to 140MS/s.
ISSN:2331-8422