Quantitative Evaluation of Resource Sharing in High-level Synthesis Using Realistic Benchmarks

For FPGA-based designs generated through high-level synthesis (HLS), effects of resource sharing/unsharing on clock frequency, execution time, and area are quantitatively evaluated for several practically large benchmarks on multiple FPGA devices. Through experiments, we observed five important find...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IPSJ Transactions on System LSI Design Methodology 2013, Vol.6, pp.122-126
Hauptverfasser: Hara-Azumi, Yuko, Matsuba, Toshinobu, Tomiyama, Hiroyuki, Honda, Shinya, Takada, Hiroaki
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:For FPGA-based designs generated through high-level synthesis (HLS), effects of resource sharing/unsharing on clock frequency, execution time, and area are quantitatively evaluated for several practically large benchmarks on multiple FPGA devices. Through experiments, we observed five important findings about resource sharing/unsharing, which are contrary to conventional wisdom or have not been sufficiently handled. These five findings will be useful for the further development and advance of the practical HLS technology.
ISSN:1882-6687
1882-6687
DOI:10.2197/ipsjtsldm.6.122