Analysis and Verification of DLL-Based GFSK Demodulator Using Multiple-IF-Period Delay Line

This brief presents a delay-locked-loop-based Gaussian frequency-shift keying (FSK) demodulator using a multiple-IF-period delay line. Theoretical analysis of the bit error rate (BER) performance is developed. The analysis result implies that the BER can be improved when a multiple-IF-period delay l...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on circuits and systems. II, Express briefs Express briefs, 2017-01, Vol.64 (1), p.6-10
1. Verfasser: Byun, Sangjin
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This brief presents a delay-locked-loop-based Gaussian frequency-shift keying (FSK) demodulator using a multiple-IF-period delay line. Theoretical analysis of the bit error rate (BER) performance is developed. The analysis result implies that the BER can be improved when a multiple-IF-period delay line is used instead of a single-IF-period delay line. To verify the analysis, a prototype chip was fabricated in a 0.11-μm CMOS process. When a binary Gaussian FSK (GFSK) signal carries 1-Mb/s data on a 3-MHz center frequency with a 160-kHz frequency deviation, the minimum required signal-to-noise ratio for 0.1% BER is reduced from 17.5 to 12.5 dB when a triple-IF-period delay line is used instead of a single-IF-period delay line. The implemented GFSK demodulator consumes 0.8 mA from a 1.2-V supply voltage.
ISSN:1549-7747
1558-3791
DOI:10.1109/TCSII.2016.2543144