Embedded SRAM and Cortex-M0 Core Using a 60-nm Crystalline Oxide Semiconductor

Using data retention circuits that include crystalline oxide semiconductor transistors as backup circuits for power gating, a processor system can reduce standby leakage current significantly. This is effective in the Internet of Things (IoT) applications that require standby power reduction. The cr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE MICRO 2014-11, Vol.34 (6), p.42-53
Hauptverfasser: Tamura, Hikaru, Kato, Kiyoshi, Ishizu, Takahiko, Uesugi, Wataru, Isobe, Atsuo, Tsutsui, Naoaki, Suzuki, Yasutaka, Okazaki, Yutaka, Maehashi, Yukio, Koyama, Jun, Yamamoto, Yoshitaka, Yamazaki, Shunpei, Fujita, Masahiro, Myers, James, Korpinen, Pekka
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Using data retention circuits that include crystalline oxide semiconductor transistors as backup circuits for power gating, a processor system can reduce standby leakage current significantly. This is effective in the Internet of Things (IoT) applications that require standby power reduction. The crystalline oxide semiconductor transistor can constitute a nonvolatile data retention circuit easily because it exhibits significantly lower off-state current than a silicon transistor and is highly compatible with a CMOS logic circuit. The backup circuit can achieve 2-clock-cycle data backup and 4-clock-cycle data restore; thus, the processor system can efficiently perform temporally fine-grained power gating and can achieve longer standby times. Furthermore, area overheads due to the backup circuits are kept very small because the crystalline oxide semiconductor transistors are stacked on silicon transistors.
ISSN:0272-1732
1937-4143
DOI:10.1109/MM.2014.96