Investigation of Isolation-Dielectric Effects of PDSOI FinFET on Capacitorless 1T-DRAM

The isolation-dielectric effects of a FinFET structure with a partially depleted (PD) silicon-on-insulator (PDSOI) region as a charge storage node on the characteristics of 1T-DRAM are reported in this brief. By introducing the low-permittivity isolation dielectric as an isolation layer among the ac...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2009-12, Vol.56 (12), p.3232-3235
Hauptverfasser: RYU, Seong-Wan, HAN, Jin-Woo, KIM, Chung-Jin, CHOI, Yang-Kyu
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The isolation-dielectric effects of a FinFET structure with a partially depleted (PD) silicon-on-insulator (PDSOI) region as a charge storage node on the characteristics of 1T-DRAM are reported in this brief. By introducing the low-permittivity isolation dielectric as an isolation layer among the active regions, the body potential over the PDSOI region is reduced due to the decreased capacitive coupling between the gate and the PD region; hence, it yields a widened 1T-DRAM sensing margin despite high off-state and low on-state currents. The increased gate height shows the high sensitivity of the sensing margin through the isolation-dielectric permittivity in the PDSOI FinFET 1T-DRAM.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2009.2033412