A high performance pMOSFET with two-step recessed SiGe-S/D structure for 32 nm node and beyond
A novel SiGe-S/D structure for high performance pMOSFET called two-step recessed SiGe-source/drain (S/D) is developed with careful optimization of recessed SiGe-S/D structure. With this method, hole mobility, short channel effect and S/D resistance in pMOSFET are improved compared with conventional...
Gespeichert in:
Veröffentlicht in: | Solid-state electronics 2007-11, Vol.51 (11), p.1437-1443 |
---|---|
Hauptverfasser: | , , , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A novel SiGe-S/D structure for high performance pMOSFET called two-step recessed SiGe-source/drain (S/D) is developed with careful optimization of recessed SiGe-S/D structure. With this method, hole mobility, short channel effect and S/D resistance in pMOSFET are improved compared with conventional recessed SiGe-S/D structure. To enhance device performance such as drain current drivability, SiGe region has to be closer to channel region. Then, conventional deep SiGe-S/D region with carefully optimized shallow SiGe SDE region showed additional device performance improvement without SCE degradation. As a result, high performance 24
nm gate length pMOSFET was demonstrated with drive current of 451
μA/μm at ∣
V
dd∣ of 0.9
V and
I
off of 100
nA/μm (552
μA/μm at ∣
V
dd∣ of 1.0
V). Furthermore, by combining with
V
dd scaling, we indicate the extendability of two-step recessed SiGe-S/D structure down to 15
nm node generation. |
---|---|
ISSN: | 0038-1101 1879-2405 |
DOI: | 10.1016/j.sse.2007.09.034 |