Bit error rate degradation due to a dip in the frequency response of an equalizing amplifier

This paper describes an analysis of bit error rate (BER) degradation due to a dip in the frequency response of an equalizing amplifier. An equivalent circuit simulation clarifies the BER degradation factors: (1) the output amplitude decrease of a specific binary sequence that has a repetition freque...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Journal of lightwave technology 1999-10, Vol.17 (10), p.1766-1773
Hauptverfasser: Yoneyama, M., Akazawa, Y.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper describes an analysis of bit error rate (BER) degradation due to a dip in the frequency response of an equalizing amplifier. An equivalent circuit simulation clarifies the BER degradation factors: (1) the output amplitude decrease of a specific binary sequence that has a repetition frequency equal to the dip frequency and (2) the oscillation in output voltage after rise and fall of signal level. A simple model shows that the center frequency and bandwidth of the dip as well as the depth of the dip strongly affect BER. A circuit simulation and experiment show that a dip at around one tenth the data rate causes the worst BER. The dip tolerance of a dc-suppressed transmission code is also discussed.
ISSN:0733-8724
1558-2213
DOI:10.1109/50.793748