Process and design tradeoffs between minimum RC signal propagation delay and interconnect current density and resistance for deep submicrometer ICs
The demand for higher current density in metal interconnects continues to increase to meet the challenges of higher operation frequency and the more complex design requirement of deep submicrometer integrated circuits. However, improvement in the allowable interconnect current density is typically a...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on electron devices 2005-12, Vol.52 (12), p.2634-2639 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The demand for higher current density in metal interconnects continues to increase to meet the challenges of higher operation frequency and the more complex design requirement of deep submicrometer integrated circuits. However, improvement in the allowable interconnect current density is typically accompanied by higher wire resistance. The tradeoff between wire resistance and allowable current density must be managed to realize the most efficient interconnect system because both wire resistance and allowable current density affect signal propagation delay. This paper studies the impact of allowable current density on signal propagation delay, and demonstrates an approach to balance wire resistance and allowable current density from the perspective of minimizing signal propagation delay. |
---|---|
ISSN: | 0018-9383 1557-9646 |
DOI: | 10.1109/TED.2005.859640 |