An embedded DRAM technology on SOI/bulk hybrid substrate formed with SEG process for high-end SOC application

A highly manufacturable embedded DRAM technology in SOI (Silicon On Insulator) has been developed for high-end SOC (System On a Chip). Partial etching of SOI/BOX (Buried OXide) layers and SEG (Selective Epitaxial Growth) processes simply transform an SOI wafer into a high quality SOI/bulk hybrid sub...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Yamada, T., Takahashi, K., Oyamatsu, H., Nagano, H., Sato, T., Mizushima, I., Nitta, S., Hojo, T., Kokubun, K., Yasumoto, K., Matsubara, Y., Yoshida, T., Yamada, S., Tsunashima, Y., Saito, Y., Nadahara, S., Katsumata, Y., Yoshimi, M., Ishiuchi, H.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A highly manufacturable embedded DRAM technology in SOI (Silicon On Insulator) has been developed for high-end SOC (System On a Chip). Partial etching of SOI/BOX (Buried OXide) layers and SEG (Selective Epitaxial Growth) processes simply transform an SOI wafer into a high quality SOI/bulk hybrid substrate wafer, which has both SOI substrate regions and bulk epitaxial Si regions. DRAM macros developed for the bulk can be introduced in SOI without any modification of the design and process, resulting in stable DRAM operation freed from floating-body effects. Fabrication of 1 Mb ADMs (Array Diagnostic Monitors) on the hybrid substrate wafer with the 0.18 /spl mu/m embedded DRAM process has attained all-bits-functional yield of 90%. Moreover, excellent data retention characteristics, by no means inferior to those for a bulk wafer, were obtained in SOI for the first time. The proposed methodology is attractive for SOI SOC, where high band width with low power consumption due to DRAM-embedding as well as high-speed/low-power circuit performance of SOI logic can be enjoyed.
DOI:10.1109/VLSIT.2002.1015413