The Design of a 0.15 ps High Resolution Time-to-Digital Converter
This research outlines the design of a HR-TDC (High Resolution Time-to-Digital Converter) for high data rate communication systems using a 0.18 µm CMOS process. The coarse-fine architecture has been adopted to improve the resolution of the TDC. A two-stage vernier time amplifier (2S-VTA) was used to...
Gespeichert in:
Veröffentlicht in: | Journal of semiconductor technology and science 2015, 15(3), 63, pp.334-341 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This research outlines the design of a HR-TDC (High Resolution Time-to-Digital Converter) for high data rate communication systems using a 0.18 µm CMOS process. The coarse-fine architecture has been adopted to improve the resolution of the TDC. A two-stage vernier time amplifier (2S-VTA) was used to amplify the time residue, and the gain of the 2S-VTA was larger than 64. The error during time amplification was compensated using two FTDCs (Fine-TDC) with their outputs. The resolution of the HR-TDC was 0.15 ps with a 12-bit output and the power consumption was 4.32 mW with a 1.8-V supply voltage. KCI Citation Count: 1 |
---|---|
ISSN: | 1598-1657 2233-4866 |
DOI: | 10.5573/JSTS.2015.15.3.334 |