Development of Power Hardware-in-the-Loop Simulation Test-bed to Verify LVDC Grid Stability Using Offline Damping Impedance Design
In this paper, a Damping Impedance Method (DIM)-applied power Hardware-in-the-Loop Simulation (HILS) test-bed is proposed to test the stability of a Low Voltage DC (LVDC) grid composed of multiple converters. The impedance interaction between the source-side system and load-side system which consist...
Gespeichert in:
Veröffentlicht in: | Journal of electrical engineering & technology 2024, 19(5), , pp.3297-3308 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In this paper, a Damping Impedance Method (DIM)-applied power Hardware-in-the-Loop Simulation (HILS) test-bed is proposed to test the stability of a Low Voltage DC (LVDC) grid composed of multiple converters. The impedance interaction between the source-side system and load-side system which consists of the LVDC grid is analyzed by the Extra Element Theorem. Furthermore, the stability of the LVDC Grid is assessed by using the Opposing Argument Criterion. Using those analyses, the power HILS test-bed is implemented using the DIM. This approach leverages the CPL characteristics of the load-side system to propose an offline design method for the damping impedance used in the DIM, which can reduce implementation complexity and can obtain an accurate power HILS test-bed. Finally, the accuracy and effectiveness of the proposed power HILS test-bed are verified using a 500-W Dual-Active-Bridge converter. |
---|---|
ISSN: | 1975-0102 2093-7423 |
DOI: | 10.1007/s42835-024-01817-8 |