Study of CNTFETs as Memory Devices
In this paper we propose a procedure for the study of CNTFETs as memory devices. In particular we analyze the design of a 6-T SRAM, in order to evaluate the writing and reading times, in single and double supplies, the static noise margin, the static power consumption and the power-delay product. Fo...
Gespeichert in:
Veröffentlicht in: | ECS journal of solid state science and technology 2022-03, Vol.11 (3), p.31001 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In this paper we propose a procedure for the study of CNTFETs as memory devices. In particular we analyze the design of a 6-T SRAM, in order to evaluate the writing and reading times, in single and double supplies, the static noise margin, the static power consumption and the power-delay product. For these goals, we use a CNTFET model, already proposed by us. Then we apply the same procedure using the Stanford model in order to compare the obtained results. At last we apply the proposed analysis for the design of a 6-T SRAM in CMOS technology, showing the improvements obtained with CNTFET technology. |
---|---|
ISSN: | 2162-8769 2162-8777 |
DOI: | 10.1149/2162-8777/ac5846 |