III-V nanowire MOSFETs with novel self-limiting Λ-ridge spacers for RF applications

We present a semi self-aligned processing scheme for III-V nanowire transistors with novel semiconductor spacers in the shape of Λ-ridges, utilising the effect of slow growth rate on {111}B facets. The addition of spacers relaxes the constraint on the perfect alignment of gate to contact areas to en...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Semiconductor science and technology 2020-06, Vol.35 (6), p.65015
Hauptverfasser: Lindelöw, Fredrik, Sri Garigapati, Navya, Södergren, Lasse, Borg, Mattias, Lind, Erik
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We present a semi self-aligned processing scheme for III-V nanowire transistors with novel semiconductor spacers in the shape of Λ-ridges, utilising the effect of slow growth rate on {111}B facets. The addition of spacers relaxes the constraint on the perfect alignment of gate to contact areas to enable low overlap capacitances. The spacers give a field-plate effect that also helps reduce off-state and output conductance while increasing breakdown voltage. Microwave compatible devices with Lg = 32 nm showing fT = 75 GHz and fmax = 100 GHz are realized with the process, demonstrating matched performance to spacer-less devices but with relaxed scaling requirements.
ISSN:0268-1242
1361-6641
DOI:10.1088/1361-6641/ab8398