High-efficiency CMOS stacked-FET power amplifier for W-CDMA applications using SOI technology

A linear CMOS power amplifier (PA) is developed for wideband code-division multiple-access (W-CDMA) application using 0.18 µm silicon-on-insulator (SOI) technology. By adopting a quadruple-stacked FET structure, 1W of output power is achieved at 4V supply voltage. A negative capacitance circuit is e...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Electronics letters 2013-04, Vol.49 (8), p.564-566
Hauptverfasser: Jeon, M.-S, Woo, J, Kim, U, Kwon, Y
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A linear CMOS power amplifier (PA) is developed for wideband code-division multiple-access (W-CDMA) application using 0.18 µm silicon-on-insulator (SOI) technology. By adopting a quadruple-stacked FET structure, 1W of output power is achieved at 4V supply voltage. A negative capacitance circuit is employed to maximise the efficiency of the PA by cancelling out the excessive capacitance at the source terminal of the common-gate stage. Besides, a lineariser based on the variable capacitor circuit is added to reduce the inherent AM-PM distortion of the CMOS FET. Using W-CDMA modulation at 837MHz, the fabricated PA module delivers a PAE of 47.5% and an adjacent channel leakage ratio of − 36dBc at the output power of 27.1dBm.
ISSN:0013-5194
1350-911X
1350-911X
DOI:10.1049/el.2012.3627