GSM 900/DCS 1800 fractional-N frequency synthesizer with very fast settling time
This paper presents a programmable phase-locked-loop (PLL)-based fractional-N frequency synthesizer that uses a third-order /spl Delta//spl Sigma/-modulator. The in-band phase noise of -97 dBc/Hz in the integer-mode and -94 dBc/Hz in the fractional-mode is measured at 30 kHz offset. In addition to o...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This paper presents a programmable phase-locked-loop (PLL)-based fractional-N frequency synthesizer that uses a third-order /spl Delta//spl Sigma/-modulator. The in-band phase noise of -97 dBc/Hz in the integer-mode and -94 dBc/Hz in the fractional-mode is measured at 30 kHz offset. In addition to offering an ultra-fine frequency resolution of down to 12.4 Hz and very low in-band phase noise this frequency synthesizer offers, with a loop-bandwidth of about 100 kHz, a very fast settling time of less than 95 /spl mu/s when a 75 MHz jump is applied. This feature enables multiple RF applications, including GSM to send a signal and quickly reset to send another signal to meet high data throughput requirements. |
---|---|
ISSN: | 0149-645X 2576-7216 |
DOI: | 10.1109/MWSYM.2001.966991 |