An Energy-Efficient Comparator With Dynamic Floating Inverter Amplifier

This article presents an energy-efficient comparator design. The pre-amplifier adopts an inverter-based input pair powered by a floating reservoir capacitor; it realizes both current reuse and dynamic bias, thereby significantly boosting g_{m}/I_{D} and reducing noise. Moreover, it greatly reduces...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2020-04, Vol.55 (4), p.1011-1022
Hauptverfasser: Tang, Xiyuan, Shen, Linxiao, Kasap, Begum, Yang, Xiangxing, Shi, Wei, Mukherjee, Abhishek, Pan, David Z., Sun, Nan
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This article presents an energy-efficient comparator design. The pre-amplifier adopts an inverter-based input pair powered by a floating reservoir capacitor; it realizes both current reuse and dynamic bias, thereby significantly boosting g_{m}/I_{D} and reducing noise. Moreover, it greatly reduces the influence of the process corner and the input common-mode voltage on the comparator performance, including noise, offset, and delay. A prototype comparator in 180 nm achieves 46- \mu \text{V} input-referred noise while consuming only 1 pJ per comparison under a 1.2-V supply. This represents greater than seven-time energy efficiency boost compared with a strong-arm (SA) latch. It achieves the highest reported comparator energy efficiency to the best of our knowledge.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2019.2960485