Yield analysis methodology for low defectivity wafer fabs

It is well known that the yield of an integrated circuit can be modeled based on random defect density. In state-of-the-art wafer fabs, continuous defect reduction is a high engineering priority, and as a result they indeed achieve entitlement values for the defect density, as determined by the desi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Rajkanan, K.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:It is well known that the yield of an integrated circuit can be modeled based on random defect density. In state-of-the-art wafer fabs, continuous defect reduction is a high engineering priority, and as a result they indeed achieve entitlement values for the defect density, as determined by the design rules, equipment set, and their facility characteristics. Even if a wafer fab achieves its entitlement defect density, a comprehensive yield analysis methodology is still required not only to identify any yield excursions, but also to continually find ways for further yield improvements. Whereas in a wafer fab with defect density above its entitlement value, the yield analysis methodology can easily be focussed on defect density reduction alone, in the low defectivity wafer fabs different approach needs to be adopted. In this paper we discuss yield analysis methodologies appropriate for low defectivity wafer fabs.
ISSN:1087-4852
2576-9154
DOI:10.1109/MTDT.2000.868617