Bitline Charge-Recycling SRAM Write Assist Circuitry for V} Improvement and Energy Saving

Bitline (BL) charge-recycling-based static random access memory (SRAM) write assist circuits (BCR-WA) are proposed to reduce the minimum operating voltage (V MIN ) of SRAM. In the proposed schemes, the charges stored on the unselected BL are utilized to raise the cell ground voltage (VSS) of the sel...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2019-03, Vol.54 (3), p.896-906
Hauptverfasser: Jeong, Hanwool, Oh, Se Hyeok, Oh, Tae Woo, Kim, Hoonki, Park, Chang Nam, Rim, Woojin, Song, Taejoong, Jung, Seong-Ook
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Bitline (BL) charge-recycling-based static random access memory (SRAM) write assist circuits (BCR-WA) are proposed to reduce the minimum operating voltage (V MIN ) of SRAM. In the proposed schemes, the charges stored on the unselected BL are utilized to raise the cell ground voltage (VSS) of the selected bit cell, and the increased cell VSS (CVSS) enhances the write ability. According to the metal routing direction of CVSS in the layout, two types of BCR-WA are proposed, BCR-WA for vertical CVSS routing (BCR-WA V ) and horizontal CVSS routing (BCR-WA H ). To evaluate the proposed circuits, HSPICE simulations are performed and the test chip is implemented using a 14-nm FinFET technology. Thanks to the charge-recycling operation, BCR-WA V and BCR-WA H can save energy by 11%-44% and 30%-66%, respectively, compared to the previous write assist circuits, with a comparable or less area overhead and an insignificant degradation in read performance (
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2018.2883725