A 2.2 GHz Continuous-Time \mathrm ADC With −102 dBc THD and 25 MHz Bandwidth

This paper presents a 2.2 GHz continuous-time AΣ ADC that achieves -102 dBc THD and 77 dB SNDR in 25 MHz bandwidth over process, voltage, and temperature (PVT) variations. Measured second-order intermodulation distortion (IM2) and the third-order intermodulation distortion (IM3) are -115 dBc and -11...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2016-12, Vol.51 (12), p.2906-2916
Hauptverfasser: Breems, Lucien, Bolatkale, Muhammed, Brekelmans, Hans, Bajoria, Shagun, Niehof, Jan, Rutten, Robert, Oude-Essink, Bert, Fritschij, Franco, Singh, Jagdip, Lassche, Gerard
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper presents a 2.2 GHz continuous-time AΣ ADC that achieves -102 dBc THD and 77 dB SNDR in 25 MHz bandwidth over process, voltage, and temperature (PVT) variations. Measured second-order intermodulation distortion (IM2) and the third-order intermodulation distortion (IM3) are -115 dBc and -114 dBc, respectively. The modulator comprises a 4th-order loop filter with inverter-based single-opamp resonators, a 1-bit quantizer with dither circuitry and ELD compensation and 1-bit feedback DACs that are highly insensitive to process spread and mismatch. The 1-bit DAC incorporates a wideband high precision series-shunt voltage regulator to mitigate dynamic errors associated with DAC switching. The ADC was fabricated in TSMC 65 nm CMOS and the active die area including the regulators is 0.6 mm 2 . The total power consumption of the 1.2 V supplied modulator core is 41.4 mW.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2016.2591826