Thermal stability of WSi/sub 2/ polycide structures for 1 Gbit DRAMs
WSi/sub 2/ polycide structures have been studied as a function of silicide thickness, anneal temperature, and anneal ambient. Silicon inclusions and agglomeration of WSi/sub 2/ are observed during high temperature anneals (1050/spl deg/C and above), resulting in rough interfaces and an increase in s...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | WSi/sub 2/ polycide structures have been studied as a function of silicide thickness, anneal temperature, and anneal ambient. Silicon inclusions and agglomeration of WSi/sub 2/ are observed during high temperature anneals (1050/spl deg/C and above), resulting in rough interfaces and an increase in sheet resistance. Enhanced low temperature oxidation of the WSi/sub 2/ results in oxide protrusions along the gate stack sidewalls, and can cause wordline-to-bitline leakage and open bitline contacts in a self-aligned contact process. Agglomeration and oxide protrusions can be minimized by using appropriate anneal conditions. |
---|---|
DOI: | 10.1109/IITC.1998.704916 |