A 32-48 Gb/s Serializing Transmitter Using Multiphase Serialization in 65 nm CMOS Technology

A power-efficient transmitter is proposed using a multiphase serializer, multiphase dividers using injection-locked oscillators, and a high-speed multiplexing structure to relax the timing constraints. With this architecture, bit times near 1 FO-4 gate delay are achieved using only nominal V T devic...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2015-03, Vol.50 (3), p.763-775
Hauptverfasser: Hafez, Amr Amin, Ming-Shuan Chen, Chih-Kong Ken Yang
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A power-efficient transmitter is proposed using a multiphase serializer, multiphase dividers using injection-locked oscillators, and a high-speed multiplexing structure to relax the timing constraints. With this architecture, bit times near 1 FO-4 gate delay are achieved using only nominal V T devices in a 65 nm CMOS technology. The divider and serializer operate over a wide range of data rates between 32 and 48 Gb/s limited mainly by the operation range of the frequency synthesizer. The transmitter occupies 0.4 mm 2 and consumes 88 mW from a 1.2 V supply which corresponds to 1.8 pJ/bit of power efficiency.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2015.2394323