A 14 Bit 1 GS/s RF Sampling Pipelined ADC With Background Calibration

We discuss a 14 bit 1 GS/s RF sampling pipelined ADC that utilizes correlation-based background calibration to correct the inter-stage gain, settling and memory errors. To improve the sampling linearity and RF sampling performance, the ADC employs input distortion cancellation and a digital backgrou...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2014-12, Vol.49 (12), p.2857-2867
Hauptverfasser: Ali, Ahmed M. A., Dinc, Huseyin, Bhoraskar, Paritosh, Dillon, Chris, Puckett, Scott, Gray, Bryce, Speir, Carroll, Lanford, Jonathan, Brunsilius, Janet, Derounian, Peter R., Jeffries, Brad, Mehta, Ushma, McShea, Matthew, Stop, Russell
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We discuss a 14 bit 1 GS/s RF sampling pipelined ADC that utilizes correlation-based background calibration to correct the inter-stage gain, settling and memory errors. To improve the sampling linearity and RF sampling performance, the ADC employs input distortion cancellation and a digital background calibration technique to compensate for the non-linear charge injection (kick-back) from the sampling capacitors on the input driver. In addition, an effective dithering technique is embedded in the calibration signal to break the dependence of the calibration's convergence on the input signal amplitude. The ADC is fabricated on a 65 nm CMOS process and has an integrated input buffer. With a 140 MHz and 2 Vpp input signal, the SNR is 69 dB, the SFDR is 86 dB, and the power is 1.2 W.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2014.2361339