ESD protection design for radio-frequency integrated circuits in nanoscale CMOS technology

Nanoscale CMOS technologies have been used to implement the radio-frequency integrated circuits. However, the thinner gate oxide in nanoscale CMOS technology seriously degrades the electrostatic discharge (ESD) robustness of IC products. Therefore, on-chip ESD protection designs must be added at all...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Lin, Chun-Yu, Chu, Li-Wei, Tsai, Shiang-Yu, Ker, Ming-Dou, Song, Ming-Hsiang, Jou, Chewn-Pu, Lu, Tse-Hua, Tseng, Jen-Chou, Tsai, Ming-Hsien, Hsu, Tsun-Lai, Hung, Ping-Fang, Wei, Yu-Lin, Chang, Tzu-Heng
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Nanoscale CMOS technologies have been used to implement the radio-frequency integrated circuits. However, the thinner gate oxide in nanoscale CMOS technology seriously degrades the electrostatic discharge (ESD) robustness of IC products. Therefore, on-chip ESD protection designs must be added at all input/output pads in CMOS chip. To minimize the impacts from ESD protection on circuit performances, ESD protection at input/output pads must be carefully designed. In this work, a new proposed ESD protection design has been realized in a nanoscale CMOS process. Experimental results of the test circuits have been successfully verified, including RF performances, I-V characteristics, and ESD robustness.
ISSN:1944-9399
1944-9380
DOI:10.1109/NANO.2013.6720810