Real Time Cycle Slip Detection and Correction for APSK Modulation

An innovative algorithm is introduced for cycle slip detection and correction in communication systems that employ APSK modulation. The algorithm is well suited for carrier phase synchronizers that are based on phase locked loops, and it achieves significant improvement in BER performance without co...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on communications 2014-02, Vol.62 (2), p.736-746
Hauptverfasser: Beitler, Uri, Amrani, Ofer
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:An innovative algorithm is introduced for cycle slip detection and correction in communication systems that employ APSK modulation. The algorithm is well suited for carrier phase synchronizers that are based on phase locked loops, and it achieves significant improvement in BER performance without compromising spectral efficiency. A systematic approach for the selection of all main algorithm parameters is detailed. In particular, the 16-APSK scheme, (recommended in the DVB-S2 standard) is analyzed by assuming an AWGN channel, and simulation results in the presence of various channel impairments are presented. The results establish the superiority of the proposed algorithm over other known cycle slip handling techniques for PLL synchronization. Integration with state-of-the-art iterative synchronization is also considered.
ISSN:0090-6778
1558-0857
DOI:10.1109/TCOMM.2013.112913.130206