Constant Voltage-Based Power Delivery Scheme for 3-D ICs and Interposers

Advances in 3-D integrated circuit (3-DIC) technology have allowed for advantages in integration, system speed, and power consumption for digital systems. In systems operating at very high data rates with large data width, the effect of simultaneous switching noise (SSN) can, however, drastically af...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on components, packaging, and manufacturing technology (2011) packaging, and manufacturing technology (2011), 2013-11, Vol.3 (11), p.1907-1916
Hauptverfasser: Telikepalli, Satyanarayana, Zhang, David C., Swaminathan, Madhavan, Keezer, David
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Advances in 3-D integrated circuit (3-DIC) technology have allowed for advantages in integration, system speed, and power consumption for digital systems. In systems operating at very high data rates with large data width, the effect of simultaneous switching noise (SSN) can, however, drastically affect system performance. Therefore, the effect of SSN in the power delivery network (PDN) design of a through silicon via (TSV)-based 3-D stack has been investigated in this paper, and eye diagrams have been simulated in each level of the stack to analyze power supply noise and transition jitter. Using a novel PDN design concept based on constant voltage power transmission lines, it is shown that this new PDN design can significantly improve signal quality in a 3-DIC application. The 3-D system considered here consists of a PCB, an interposer, and three IC dies. Each IC contains a TSV layer, PDN, and digital logic.
ISSN:2156-3950
2156-3985
DOI:10.1109/TCPMT.2013.2272938