Technique for frequency transfer over packet networks

This paper describes the design and performance analysis of a new approach for frequency synchronization over packet networks. The technique which includes a digital phase-locked loop (DPLL) is timestamp-based and involves a transmitter clock sending periodically an explicit time indication or times...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Aweya, J., Al Sindi, N.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper describes the design and performance analysis of a new approach for frequency synchronization over packet networks. The technique which includes a digital phase-locked loop (DPLL) is timestamp-based and involves a transmitter clock sending periodically an explicit time indication or timestamp to the receiver so that it can synchronize its local clock to that of the transmitter. The digital oscillator used in the PLL is a divide-by-N counter type oscillator (DNCO). We explain how the DPLL can be designed using standard control theory concepts and show how the DPLL performs in the presence of network perturbations like packet delay variations (PDV) which is the main source of clock errors in packet-based synchronization.
ISSN:1548-3746
1558-3899
DOI:10.1109/MWSCAS.2012.6292147