A W-band divider-less cascading frequency synthesizer with push-push ×4 frequency multiplier and sampling PLL in 65nm CMOS

A fully integrated 79-to-87GHz cascading frequency synthesizer, which combines a W-band push-push ×4 frequency multiplier and a K-band divider-less fundamental PLL with sampling phase detector, is implemented in a standard 65nm CMOS process. It consumes low power of 54mW, achieves as low as −100.1dB...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Le Ye, Yixiao Wang, Congyin Shi, Huailin Liao, Ru Huang
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A fully integrated 79-to-87GHz cascading frequency synthesizer, which combines a W-band push-push ×4 frequency multiplier and a K-band divider-less fundamental PLL with sampling phase detector, is implemented in a standard 65nm CMOS process. It consumes low power of 54mW, achieves as low as −100.1dBc/Hz @ 100kHz and −106.2dBc/Hz @ 1MHz phase noise performance at divide-by-2 frequency, covers 9.6% tuning range from 79 to 87GHz, and occupies smaller than 1.48×0.8 mm 2 silicon area. This frequency synthesizer is qualified to support 81-to-86GHz point-to-point high speed data link.
ISSN:0149-645X
2576-7216
DOI:10.1109/MWSYM.2012.6258384