Implementation of PSK and QAM demodulators on FPGA
Communication is possible if the signal from transmitter is demodulated properly in the receiver and the quality of the communication depends on the accuracy of demodulation. In this study, a digital receiver building is developed in order to demodulate variable symbol rate PSK or QAM modulated sign...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Communication is possible if the signal from transmitter is demodulated properly in the receiver and the quality of the communication depends on the accuracy of demodulation. In this study, a digital receiver building is developed in order to demodulate variable symbol rate PSK or QAM modulated signal in a nosiy channel under carrier and symbol timing error conditions. According to this purpose a digital demodulator is designed and implemented on a Xilinx Virtex-4SX35 FPGA board. FPGA Design stages and simulation results of developed model are presented in this paper. |
---|---|
ISSN: | 2165-0608 2693-3616 |
DOI: | 10.1109/SIU.2012.6204669 |