A 100MHz S/s, 7 bit VCO-based ADC which is used in time interleaved ADC architectures

In this paper, principles of time interleaved ADC and VCO-based ADC architectures are introduced. A design of VCO-based ADC which is suitable to be used in time interleaved ADC architectures is presented. In the design, a high speed sample and hold circuit is realized for wideband input, multi phase...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ruihao Si, Fule Li, Chun Zhang
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, principles of time interleaved ADC and VCO-based ADC architectures are introduced. A design of VCO-based ADC which is suitable to be used in time interleaved ADC architectures is presented. In the design, a high speed sample and hold circuit is realized for wideband input, multi phase ring oscillator is adopted in order to increase time resolution, multi phase edge counter is used to complete the quantization process. The proposed ADC is designed in UMC 0.18μm technology. Simulation results show the proposed architecture can reach 7 bit output resolution at 100MHz speed of sample per second when a 1.037GHz input signal is applied. The proposed VCO-based ADC architecture is technology friendly for low power consumption compared to OPAMP-based ADC architectures at similar speed. This merit enables VCO-based ADC compatible to be used in time interleaved ADC architectures as technology proceeds.
DOI:10.1109/CECNet.2012.6202063