Two-Step Write Scheme for Reducing Sneak-Path Leakage in Complementary Memristor Array

In this paper, a new two-step write scheme is proposed to minimize sneak-path leakage in complementary memristor (CM) array, where no selection device is needed. When R RESET /R SET = 100, the new two-step write scheme can increase the array size of CMs 10 times larger than the conventional write. I...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on nanotechnology 2012-05, Vol.11 (3), p.611-618
Hauptverfasser: JUNG, Chul-Moon, CHOI, Jun-Myung, MIN, Kyeong-Sik
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, a new two-step write scheme is proposed to minimize sneak-path leakage in complementary memristor (CM) array, where no selection device is needed. When R RESET /R SET = 100, the new two-step write scheme can increase the array size of CMs 10 times larger than the conventional write. If R RESET /R SET is increased to 500, we can increase the passive array size up to 1000 × 1000 with maintaining the read sensing margin lager than 10% of V DD . The two-step write scheme will be very essential in realizing passive cross-point array without any selection device that is known to be the ideal architecture for future 3-D memories.
ISSN:1536-125X
1941-0085
DOI:10.1109/TNANO.2012.2188302