3D-IC floorplanning: Applying meta-optimization to improve performance
The introduction of 3D chip architectures is an increasingly attractive integration solution due to the potential performance improvement, power consumption reduction and heterogeneous integration. With another dimension to take into account, the complexity of 3D floorplan algorithms is increased. I...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The introduction of 3D chip architectures is an increasingly attractive integration solution due to the potential performance improvement, power consumption reduction and heterogeneous integration. With another dimension to take into account, the complexity of 3D floorplan algorithms is increased. In this paper we discuss the implementation of such an algorithm and identify parameters that play a role in the solution quality. We then propose the use of a genetic algorithm to discover sets of parameters that guarantee good floorplan quality. The optimized floorplanner rivals existing state of the art tools, proving the efficiency of our method. |
---|---|
ISSN: | 2324-8432 |
DOI: | 10.1109/VLSISoC.2011.6081618 |