Investigation of determinant factors of minimum operating voltage of logic gates in 65-nm CMOS

Determinant factors of the minimum operating voltage (V DDmin ) of CMOS logic gates are investigated by measurements of logic-gate chains in 65nm CMOS. V DDmin consists of a systematic component (V DDmin(SYS) ) and a random variation component (V DDmin(RAND) ). V DDmin(SYS) is minimized, when the lo...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Yasufuku, T., Iida, S., Fuketa, H., Hirairi, K., Nomura, M., Takamiya, M., Sakurai, T.
Format: Tagungsbericht
Sprache:eng ; jpn
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Determinant factors of the minimum operating voltage (V DDmin ) of CMOS logic gates are investigated by measurements of logic-gate chains in 65nm CMOS. V DDmin consists of a systematic component (V DDmin(SYS) ) and a random variation component (V DDmin(RAND) ). V DDmin(SYS) is minimized, when the logic threshold voltage of logic gates equals to half supply voltage (V DD ). The tuning of the logic threshold voltage of each logic gate is achieved by the sizing of the gate width of nMOS/pMOS. V DDmin(RAND) is minimized by reducing the random threshold variation achieved by increasing the gate width or the forward body biasing. In addition, the temperature dependence of V DDmin is measured for the first time. The temperature for the worst corner analysis for V DDmin should be changed depending on the number of gate counts of logic circuits.
DOI:10.1109/ISLPED.2011.5993598