A semi-static threshold-triggered delay element for low power applications

Delay elements are used in integrated circuits (ICs) to meet design specific timing requirements. Delays are often generated by increasing the input transition times. For long delays, such a signal generally results in prolonged short-circuit current either within the delay element itself or at the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Jung, Louis H., Lehmann, Torsten, Suaning, Gregg J., Lovell, Nigel H.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Delay elements are used in integrated circuits (ICs) to meet design specific timing requirements. Delays are often generated by increasing the input transition times. For long delays, such a signal generally results in prolonged short-circuit current either within the delay element itself or at the subsequent stage, elevating the overall power consumption of the system. In this paper, a novel CMOS semi-static threshold triggered delay element architecture is proposed, that can also be configured to work with other conventional delay elements, to minimize the short-circuit current over a wide delay range resulting in a predictable output delay and reduced power consumption. The semi-static threshold-triggered delay element is fabricated in a commercial 0.35 μm CMOS technology and comparative results show significant improvements in operating range and power consumption over other well-known delay elements.
ISSN:0271-4302
2158-1525
DOI:10.1109/ISCAS.2011.5937695