A built-in redundancy-analysis scheme for RAMs with 3D redundancy
Built-in self-repair (BISR) techniques have been widely used to enhance the yield of embedded memories. Built-in redundancy-analysis (BIRA) module is one key component of the BISR circuit. In this paper, we present a BIRA scheme for random access memories (RAMs) with 3D redundancy to improve the yie...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Built-in self-repair (BISR) techniques have been widely used to enhance the yield of embedded memories. Built-in redundancy-analysis (BIRA) module is one key component of the BISR circuit. In this paper, we present a BIRA scheme for random access memories (RAMs) with 3D redundancy to improve the yield of RAMs with cluster faults. A RAM with 3D redundancy is equipped with spare rows, spare columns, and spare IOs. The proposed BIRA scheme also can be designed as programmable such that it can serve multiple RAMs and support the multiple-time repair to increase the repair rate further. Experimental results show that the proposed BISR scheme can achieve high repair rate and only incurs 0.4% additional area overhead, compared with an existing BIRA scheme. |
---|---|
DOI: | 10.1109/VDAT.2011.5783626 |