Merged Clock Data Recovery and 24-GHz LO Generation Circuit for Crystalless Transcseiver

A fully integrated merged 400-Mb/s clock data recovery (CDR) local oscillator (LO) generation circuit that provides both a 24-GHz local oscillation signal for an up-conversion mixer in a transmitter and a 400-MHz sampling clock for an ADC in a receiver for a crystalless wireless transceiver is demon...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on microwave theory and techniques 2011-07, Vol.59 (7), p.1832-1839
Hauptverfasser: Kyujin Oh, Yanping Ding, Kenneth, K. O.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A fully integrated merged 400-Mb/s clock data recovery (CDR) local oscillator (LO) generation circuit that provides both a 24-GHz local oscillation signal for an up-conversion mixer in a transmitter and a 400-MHz sampling clock for an ADC in a receiver for a crystalless wireless transceiver is demonstrated. The phase noise of the 24-GHz LO signal is -89 dBc/Hz at 1-MHz offset for a 400-Mb/s pseudo random binary sequence (PRBS) 2 31 - 1 input. This first report of phase noise for a CDR is more than acceptable for amplitude shift-keying wireless communication systems with a square-law detector that is immune to the phase noise. The jitter of 400-MHz recovered clock is 2.6-ps rms (0.1% UI) for a PRBS 2 31 - 1 input. The jitter performance is the best among the similar data rate (~400 Mb/s) CDRs. The CDR bit error rate is less than 10 -13 .
ISSN:0018-9480
1557-9670
DOI:10.1109/TMTT.2011.2144992