DSP Algorithm Implementation of Synchronization and Frequency Offset Estimation for IEEE 802.16e Downlink

This paper presents synchronization and frequency offset estimation of IEEE 802.16e downlink implementation using preamble on digital signal processor. We considered time division duplex mode, physical layer base band processing, to detect the preamble and further calculate the symbol timing, freque...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Anas, N M, Yusof, M Y M, Saeed, M A, Alias, M S
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper presents synchronization and frequency offset estimation of IEEE 802.16e downlink implementation using preamble on digital signal processor. We considered time division duplex mode, physical layer base band processing, to detect the preamble and further calculate the symbol timing, frequency/phase offset and frame synchronization of the received signal. Consequent information of cell identification such as preamble index, ID cell and segment used can be deduced from detected preamble start symbol. In this paper, we further described a software implementation of the downlink transceiver function on Ten silica LX3 DSP. Numerical profiled data presented indicate the areas where further improvement can be investigated.
ISSN:2166-8523
2166-8531
DOI:10.1109/CIMSiM.2010.100