Improvement of threshold voltage shift distribution characteristic in double layer NiSi2 nanocrystals for nano-floating gate memory applications
We report on the fabrication and capacitance-voltage characteristics of double layer nickel-silicide nanocrystals with Si 3 N 4 interlayer tunnel barrier for nano-floating gate memory applications. Compared with devices using SiO 2 interlayer, the use of Si 3 N 4 interlayer dielectric reduced the av...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | We report on the fabrication and capacitance-voltage characteristics of double layer nickel-silicide nanocrystals with Si 3 N 4 interlayer tunnel barrier for nano-floating gate memory applications. Compared with devices using SiO 2 interlayer, the use of Si 3 N 4 interlayer dielectric reduced the average size (4 nm) and distribution (2.5 nm) of NiSi 2 nanocrystal (NC) charge traps by more than 50% and giving a two fold increase in NC density to 2.3 × 10 12 cm -2 . The increased density and reduced NC size distribution resulted in a significantly decrease in the distribution of the device C-V characteristics. For each program voltage, the distribution of the shift in the threshold voltage was reduced by more than 50% on average to less than 0.7 V, demonstrating possible multi-level-cell operation. |
---|---|
ISSN: | 1944-9399 1944-9380 |
DOI: | 10.1109/NANO.2010.5697905 |