Issues in validating package compact thermal models for natural convection cooled electronic systems
A methodology is proposed for the validation of compact thermal models of electronic packages which utilizes data and simulations obtained from a simple but realistic system containing the package. The test system is the enclosure specified by the JEDEC Subcommittee, JC15.1 for thermal measurements...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A methodology is proposed for the validation of compact thermal models of electronic packages which utilizes data and simulations obtained from a simple but realistic system containing the package. The test system is the enclosure specified by the JEDEC Subcommittee, JC15.1 for thermal measurements in a natural convection environment. Simulations for a detailed model and several different compact models for a 88-pin plastic quad flat-package in the enclosure are in good agreement with experimental measurements of junction temperature. The study shows that the system must be well characterized, including accurate knowledge of circuit board thermal conductivity and accurate simulation of radiation heat transfer, to serve for validation purposes. For the package used in this study, system level considerations can outweigh package level considerations for predicting junction temperature. Given that the system is accurately modeled, the JEDEC enclosure can serve as a viable experimental validation tool for compact models. |
---|---|
ISSN: | 1065-2221 2577-1000 |
DOI: | 10.1109/STHERM.1997.566778 |