Performance evaluation of the memory hierarchy design on CMP prototype using FPGA

The importance of the memory hierarchy has increased with advances in performance of processors in chip multi-processor (CMP) system. However, the research of on chip memory subsystem for multiprocessor has not been undertaken thoroughly. In this paper, we develop two distributed shared memory hiera...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Liu Yan, Li Dongsheng, Zhang Duoli, Du Gaoming, Wang Jian, Gao Minglun, Wen Haihua, Geng Luofeng
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The importance of the memory hierarchy has increased with advances in performance of processors in chip multi-processor (CMP) system. However, the research of on chip memory subsystem for multiprocessor has not been undertaken thoroughly. In this paper, we develop two distributed shared memory hierarchies based on distributed shared-bus and network-on-chip (NoC), and the performances of these prototype designs are evaluated under JPEG decoding application, and implement them on a FPGA device. We compare the performance between the different on chip memory subsystem with the application, and the results show that the distributed shared memory hierarchy based on distributed shared-bus provides the best performance of speedup ratio with the least processor and that the NoC memory hierarchy provides the best performance of speedup ratio with the more processors.
ISSN:2162-7541
2162-755X
DOI:10.1109/ASICON.2009.5351570