An undersampling 14-bit cyclic ADC

An undersampling 14-bit 357 kSps cyclic ADC is designed for radio frequency identification (RFID) transceiver system. Modified passive capacitor error-average (PCEA) technique is adopted for high accuracy. Opamp sharing and the removal of front-end SHA are utilized for low power dissipation and smal...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Weitao Li, Fule Li, Dandan Guo, Chun Zhang, Zhihua Wang
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:An undersampling 14-bit 357 kSps cyclic ADC is designed for radio frequency identification (RFID) transceiver system. Modified passive capacitor error-average (PCEA) technique is adopted for high accuracy. Opamp sharing and the removal of front-end SHA are utilized for low power dissipation and small chip area. The proposed chip is fabricated in a 180 nm CMOS process, and it occupies 0.65 mm × 1.6 mm. With 2.431 MHz input, the ADC achieves 70.4 dB signal-to-noise and distortion ration (SNDR), 85.6 dB spurious free dynamic range (SFDR) and 11.4 effective number of bits (ENOB). When the input frequency increases to 15.59 MHz, the measured SNDR, SFDR and ENOB are 67.3 dB, 88.1 dB and 10.9 bit, respectively. With 3 V supply, it consums 4.2 mW with FOM of 4.3 pJ/Step.
ISSN:2162-7541
2162-755X
DOI:10.1109/ASICON.2009.5351493