A generic test and maintenance node for embedded system test
In order to build high performance embedded test systems, a Digital Test and Maintenance ASIC (DTMA) with embedded microprocessor, test bus port, and test network communication ports has been conceived. This DTMA "node" and 2 companion analog data acquisition devices form the basis of a st...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | In order to build high performance embedded test systems, a Digital Test and Maintenance ASIC (DTMA) with embedded microprocessor, test bus port, and test network communication ports has been conceived. This DTMA "node" and 2 companion analog data acquisition devices form the basis of a structured, system level design-for-test (DFT) methodology which is applicable to medium or high performance test and maintenance requirements. By offering a robust, minimal-parts-count solution, the methodology also reduces the non-recurring labor costs associated with DFT and the recurring costs of BIT hardware. |
---|---|
ISSN: | 1089-3539 2378-2250 |
DOI: | 10.1109/TEST.1994.528534 |