A fully planarized 0.25 /spl mu/m CMOS technology for 256 Mbit DRAM and beyond
Results are presented for a fully planarized 0.25 /spl mu/m technology using a trench storage capacitor known as the "BEST" cell. In order to achieve a wide process window for fine patterning, a comprehensive global planarization scheme utilizing chemical mechanical polishing (CMP) is empl...
Gespeichert in:
Hauptverfasser: | , , , , , , , , , , , , , , , , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Results are presented for a fully planarized 0.25 /spl mu/m technology using a trench storage capacitor known as the "BEST" cell. In order to achieve a wide process window for fine patterning, a comprehensive global planarization scheme utilizing chemical mechanical polishing (CMP) is employed. This scheme permits two levels of wiring at a minimum contacted pitch of 0.55 /spl mu/m and allows simplification of other processes related to the gate electrode and borderless array bitline contact. The technology has been exercised to fabricate a 256 Mb DRAM and is extendable to the 1 Gb generation by incremental technology scaling. |
---|---|
DOI: | 10.1109/VLSIT.1995.520837 |