Self-calibrating transceiver for source synchronous clocking system with on-chip TDR and swing level control scheme

A transceiver chip with per-pin de-skew and read latency detection scheme utilizing on-chip TDR was implemented in 60nm DRAM process for the interface with source synchronous clock system. Without multi-phase clock, each time skew between Strobe and 16 Data was corrected within 0.028UI at 1.6-Gb/s d...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Jang, Young-Chan, Park, Joon-Young, Shin, Sungcheol, Choi, Hundae, Lee, Kyongsu, Woo, Byungsuk, Park, Hwanwook, Kim, Woo-Seop, Choi, Youngdon, Kim, Jaekwan, Kim, Hyun-Kyung, Kim, Jayoung, Lim, Suyoun, Chung, Su-Jin, Kim, Sora, Yoo, Jeihwan, Kim, Changhyun
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A transceiver chip with per-pin de-skew and read latency detection scheme utilizing on-chip TDR was implemented in 60nm DRAM process for the interface with source synchronous clock system. Without multi-phase clock, each time skew between Strobe and 16 Data was corrected within 0.028UI at 1.6-Gb/s data rate. Also, the jitter reduction of 50% was measured with swing-level controlled voltage-mode driver in the absence of destination termination at 1.6-Gb/s.
ISSN:2158-5601
2158-5636