A 2mm2 0.1-to-5GHz SDR receiver in 45nm digital CMOS

The requirements of next-generation wireless terminals are driving RFIC design toward ubiquitous multistandard connectivity at reduced power consumption and cost. While the use of scaled CMOS technology is required to allow economically feasible single-chip integration with a digital processor a sof...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Giannini, V., Nuzzo, P., Soens, C., Vengattaramane, K., Steyaert, M., Ryckaert, J., Goffioul, M., Debaillie, B., Van Driessche, J., Craninckx, J., Ingels, M.
Format: Tagungsbericht
Sprache:eng ; jpn
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The requirements of next-generation wireless terminals are driving RFIC design toward ubiquitous multistandard connectivity at reduced power consumption and cost. While the use of scaled CMOS technology is required to allow economically feasible single-chip integration with a digital processor a software-defined radio (SDR) is the preferred approach to provide a reconfigurable platform, that covers a broad range of noise/linearity specifications while offering the best power/performance trade-off. A 0.1-to-5GHz SDR receiver, including LO generation, has been developed in a 45nm CMOS technology. To be competitive with dedicated single-mode radios, this SDR combines the most demanding requirements such as high sensitivities for cellular standards, low phase noise, and high linearity for the inter-modulation test in DVB-H mode. The presented prototype achieves all these targets by exploiting the speed capabilities of the scaled digital technology while minimizing the total area occupied by passive devices.
ISSN:0193-6530
2376-8606
DOI:10.1109/ISSCC.2009.4977481