Dynamic frequency-switching clock system on a quad-core Itanium® processor

The700mm 2 65nm Itanium reg processor codenamed Tukwila integrates four cores and a system interface with six QuickPath reg interconnect channels and four memory interconnect channels. The large die and high level of integration coupled with process variability present clock-system design challenges...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Allen, A., Desai, J., Verdico, F., Anderson, F., Mulvihill, D., Krueger, D.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The700mm 2 65nm Itanium reg processor codenamed Tukwila integrates four cores and a system interface with six QuickPath reg interconnect channels and four memory interconnect channels. The large die and high level of integration coupled with process variability present clock-system design challenges in the areas of power consumption and variability compensation that discuss in this paper. The clock system, which is a cascaded-PLL architecture with an initial filter PLL that receives a 133 MHz reference clock. This maiden PLL filters reference-clock jitter and outputs a 133 MHz clock to 13 downstream PLLs. Each downstream PLL has a duty-cycle corrector that monitors and corrects the end-of-route duty cycle.
ISSN:0193-6530
2376-8606
DOI:10.1109/ISSCC.2009.4977308