An incremental PGA architecture for STBC MIMO decoding

Space-time block codes (STBC) are desirable for use in multiple-input multiple-output (MIMO) communications systems because they can be decoded using only linear computations involving multiplication and addition. However, the number of simple operations and storage required may not be trivial for p...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Colavito, L., Silage, D.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Space-time block codes (STBC) are desirable for use in multiple-input multiple-output (MIMO) communications systems because they can be decoded using only linear computations involving multiplication and addition. However, the number of simple operations and storage required may not be trivial for practical applications. This paper describes a method of implementing STBC MIMO decoding in programmable gate array (PGA) hardware using an incremental approach that reduces resource and storage requirements as compared to a direct implementation. A three antenna rate-frac12 STBC code is used as an example, but the techniques are readily applicable to other codes.
DOI:10.1109/SARNOF.2009.4850286