A mapping algorithm for embedded coarse-grained reconfigurable processor

This paper proposes a novel VLSI architecture of an embedded coarse-grained reconfigurable processor, which consists of a general processor and a coarse-grained reconfigurable cell array (RCA). This processor can be reconfigured dynamically targeted at different media-processing applications. An alg...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Sudong Yu, Leibo Liu, Shouyi Yin, Shaojun Wei
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper proposes a novel VLSI architecture of an embedded coarse-grained reconfigurable processor, which consists of a general processor and a coarse-grained reconfigurable cell array (RCA). This processor can be reconfigured dynamically targeted at different media-processing applications. An algorithm based on loop pipeline technology is presented to address the compilation issue for the proposed architecture, which can effectively maps the computation intensive loops onto the RCA. The proposed VLSI architecture and the mapping algorithm have been verified with integer discrete cosine transform (DCT) and motion estimation of H.264 in FPGA. The performance of the reconfigurable processor is 3.81 times better than TI DSP TMS320DM642.
DOI:10.1109/ICCCAS.2008.4657959