Silicon evaluation of longest path avoidance testing for small delay defects
This work presents a silicon evaluation of testing for small-delay defects using an approach called longest path avoidance testing. The motivation for LPA testing is to improve outgoing product quality by identifying delay defects that escape critical path delay testing. Results from experiments run...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This work presents a silicon evaluation of testing for small-delay defects using an approach called longest path avoidance testing. The motivation for LPA testing is to improve outgoing product quality by identifying delay defects that escape critical path delay testing. Results from experiments run on high volume production 180 nm ASIC are quantified in terms of test escapes and reliability escapes. Techniques for modeling the impact of small-delay testing are discussed. |
---|---|
ISSN: | 1089-3539 2378-2250 |
DOI: | 10.1109/TEST.2007.4437564 |