Enhanced Micro-Scheduling and Hardware Acceleration Architecture for High Data Rate WPAN MAC

In this paper, we propose a hardware scheduling method and an acceleration architecture for a high data rate WPAN MAC. The proposed micro-scheduling method is performed using real time beacon parsing and time slot assignment techniques for the MAC superframe. It also includes hardware acceleration f...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Sangjae Lee, Youngae Jeon, Sangsung Choi
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:In this paper, we propose a hardware scheduling method and an acceleration architecture for a high data rate WPAN MAC. The proposed micro-scheduling method is performed using real time beacon parsing and time slot assignment techniques for the MAC superframe. It also includes hardware acceleration features such as media speed security engine and multiple block acknowledgment function. By adopting several hardware features, we can minimize the software intervention and maximize the overall system performance.
ISSN:1090-3038
2577-2465
DOI:10.1109/VETECF.2007.350